Datasheet

Section 3 MCU Operating Modes
Rev. 4.00 Sep 27, 2006 page 98 of 1130
REJ09B0327-0400
Mode 3/EXPE = 0
(normal single-chip mode)
H'0000
H'DFFF
H'0000
H'DFFF
H'0000
External address
space
On-chip ROM
External address
space
Mode 3/EXPE = 1
(normal expanded mode
with on-chip ROM enabled)
Mode 1
(normal expanded mode
with on-chip ROM disabled)
H'EFFF
H'E080
H'EFFF
H'E080
H'FEFF
H'FFFF
H'FE50
H'FF7F
H'FF80
H'FF00
Internal I/O registers 2
On-chip RAM
*
Reserved area
*
Internal I/O registers 1
H'EFFF
H'E880
On-chip RAM
*
Reserved area
*
H'E880
On-chip RAM
Reserved area
H'E880
H'E080
H'FEFF
H'FFFF
H'FE50
H'FF7F
H'FF80
H'FF00
On-chip RAM
(128 bytes)
*
External address
space
Internal I/O registers 2
Internal I/O registers 1
On-chip RAM
(128 bytes)
*
External address
space
On-chip ROM
Internal I/O registers 2
Internal I/O registers 1
On-chip RAM
(128 bytes)
H'FEFF
H'FFFF
H'FE50
H'FF7F
H'FF80
H'FF00
Note: * External addresses can be accessed by clearing the RAME bit in SYSCR to 0.
Figure 3.4 H8S/2147 (Except for F-ZTAT A-Mask Version), H8S/2147N, and H8S/2142
Memory Map in Each Operating Mode