Datasheet
Section 7 Data Transfer Controller 
Rev.7.00 Feb. 14, 2007  page 210 of 1108 
REJ09B0089-0700 
7.3.11  Procedures for Using DTC 
Activation by Interrupt: The procedure for using the DTC with interrupt activation is as follows: 
[1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. 
[2] Set the start address of the register information in the DTC vector address. 
[3] Set the corresponding bit in DTCER to 1. 
[4] Set the enable bits for the interrupt sources to be used as the activation sources to 1. The DTC 
is activated when an interrupt used as an activation source is generated. 
[5] After the end of one data transfer, or after the specified number of data transfers have ended, 
the DTCE bit is cleared to 0 and a CPU interrupt is requested. If the DTC is to continue 
transferring data, set the DTCE bit to 1. 
Activation by Software: The procedure for using the DTC with software activation is as follows: 
[1] Set the MRA, MRB, SAR, DAR, CRA, and CRB register information in the on-chip RAM. 
[2] Set the start address of the register information in the DTC vector address. 
[3] Check that the SWDTE bit is 0. 
[4] Write 1 to the SWDTE bit and the vector number to DTVECR. 
[5] Check the vector number written to DTVECR. 
[6] After the end of one data transfer, if the DISEL bit is 0 and a CPU interrupt is not requested, 
the SWDTE bit is cleared to 0. If the DTC is to continue transferring data, set the SWDTE bit 
to 1. When the DISEL bit is 1, or after the specified number of data transfers have ended, the 
SWDTE bit is held at 1 and a CPU interrupt is requested. 










