Datasheet

Section 26 Electrical Characteristics
Rev.7.00 Mar. 18, 2009 page 1047 of 1136
REJ09B0109-0700
Item Symbol Min. Max. Unit Test Conditions
A/D
converter
Trigger input setup time t
TRGS
30 ns Figure 26.43
IIC2 SCL input cycle time t
SCL
12 t
CYC
+600 ns Figure 26.44
SCL input high pulse width t
SCLH
3 t
CYC
+300 ns
SCL input low pulse width t
SCLL
5 t
CYC
+300 ns
SCL, SDA Input falling time t
Sf
300 ns
SCL, SDA Input spike pulse
removal time
t
SP
1 t
CYC
ns
SDA input bus free time t
BUF
5 t
CYC
ns
Start condition input hold
time
t
STAH
3 t
CYC
ns
Retransmit start condition
input setup time
t
STAS
3 t
CYC
ns
Stop condition input setup
time
t
STOS
1 t
CYC
+20 ns
Data input setup time t
SDAS
0 ns
Data input hold time t
SDAH
0 ns
SCL, SDA capacitive load Cb 400 pF
SCL, SDA falling time t
Sf
300 ns