Datasheet
Section 6 Bus Controller (BSC)
Rev.7.00 Mar. 18, 2009 page 266 of 1136
REJ09B0109-0700
T
p
Address bus
Idle cycle
Data bus
T
r
T
c1
T
c2
DRAM space writeDRAM space read
T
c2
T
i
T
c1
RASn (CSn)
UCAS, LCAS
WE (HWR)
OE (RD)
Note: n = 2 to 5
φ
Figure 6.81 Example of Timing for Idle Cycle Insertion in Case of Consecutive Read and
Write Accesses to DRAM Space in RAS Down Mode










