Datasheet

Section 7 Bus Controller
Page 188 of 1434 R01UH0166EJ0600 Rev. 6.00
Mar 02, 2011
H8S/2633 Group, H8S/2633 F-ZTAT
TM
,
H8S/2633R F-ZTAT
TM
, H8S/2695
Bit 3 Bit 2 Bit 1 Bit 0
AE3 AE2 AE1 AE0 Description
0 0 0 0 A8 to A23 address output disabled (Initial value
*
)
1 A8 address output enabled; A9 to A23 address output disabled
1 0 A8, A9 address output enabled; A10 to A23 address output
disabled
1 A8 to A10 address output enabled; A11 to A23 address output
disabled
1 0 0 A8 to A11 address output enabled; A12 to A23 address output
disabled
1 A8 to A12 address output enabled; A13 to A23 address output
disabled
1 0 A8 to A13 address output enabled; A14 to A23 address output
disabled
1 A8 to A14 address output enabled; A15 to A23 address output
disabled
1 0 0 0 A8 to A15 address output enabled; A16 to A23 address output
disabled
1 A8 to A16 address output enabled; A17 to A23 address output
disabled
1 0 A8 to A17 address output enabled; A18 to A23 address output
disabled
1 A8 to A18 address output enabled; A19 to A23 address output
disabled
1 0 0 A8 to A19 address output enabled; A20 to A23 address output
disabled
1 A8 to A20 address output enabled; A21 to A23 address output
disabled (Initial value
*
)
1 0 A8 to A21 address output enabled; A22, A23 address output
disabled
1 A8 to A23 address output enabled
Note: * In expanded mode with ROM, bits AE3 to AE0 are initialized to B'0000.
In ROMless expanded mode, bits AE3 to AE0 are initialized to B'1101.
Address pins A0 to A7 are made address outputs by setting the corresponding DDR bits to
1.