Datasheet

Section 7 Bus Controller
Page 196 of 1434 R01UH0166EJ0600 Rev. 6.00
Mar 02, 2011
H8S/2633 Group, H8S/2633 F-ZTAT
TM
,
H8S/2633R F-ZTAT
TM
, H8S/2695
Table 7.3 Bus Specifications for Each Area (Basic Bus Interface)
ABWCR ASTCR WCRH, WCRL Bus Specifications (Basic Bus Interface)
ABWn
ASTn
Wn1
Wn0
Bus Width
Access States
Program Wait
States
0 0 — 16 2 0
1 0 0 3 0
1 1
1 0 2
1 3
1 0 — 8 2 0
1 0 0 3 0
1 1
1 0 2
1 3
7.3.3 Memory Interfaces
The H8S/2633 Group memory interfaces comprise a basic bus interface that allows direct
connection or ROM, SRAM, and so on, DRAM interface
*
with direct DRAM connection and a
burst ROM interface that allows direct connection of burst ROM. The memory interface can be
selected independently for each area.
An area for which the basic bus interface is designated functions as normal space, and areas set for
DRAM interface are DRAM spaces an area for which the burst ROM interface is designated
functions as burst ROM space.
Note: * This function is not available in the H8S/2695.