Datasheet

Section 7 Bus Controller
Page 198 of 1434 R01UH0166EJ0600 Rev. 6.00
Mar 02, 2011
H8S/2633 Group, H8S/2633 F-ZTAT
TM
,
H8S/2633R F-ZTAT
TM
, H8S/2695
7.3.5 Chip Select Signals
This LSI allows chip select signals (CS0 to CS7) to be output for each of areas 0 to 7. The level of
these signals is set Low when accessing the external space of the respective area.
Figure 7.3 shows example CSn (where n = 0 to 7) signal output timing.
The output of the CSn signal can be enabled or disabled by the data direction register (DDR) of
the port of the corresponding CSn pin.
In ROM-disabled expanded mode, the CS0 pin is set for output after a power-on reset. The CS1 to
CS7 pins are set for input after a power-on reset, so the corresponding DDR must be set to 1 to
allow the output of CS1 to CS7 signals.
In ROM-disabled expanded mode, all of pins CS0 to CS7 are set for input after a power-on reset,
so the corresponding DDR must be set to 1 to allow the output of CS0 to CS7 signals.
See sections 10A and 10B, I/O Ports for details.
When areas 2 to 5 are set as DRAM
*
space, CS2 to CS5 outputs are used as RAS signals.
Note: * DRAM interface is not available in the H8S/2695.
Bus cycle
T
1
T
2
T
3
Area n external addressAddress bus
φ
CSn
Figure 7.3 CSn Signal Output Timing (where n=0 to 7)