Datasheet

Section 15 Watchdog Timer
(WDT1 is not available in the H8S/2695)
R01UH0166EJ0600 Rev. 6.00 Page 713 of 1434
Mar 02, 2011
H8S/2633 Group, H8S/2633 F-ZTAT
TM
,
H8S/2633R F-ZTAT
TM
, H8S/2695
15.2.3 Reset Control/Status Register (RSTCSR)
Bit : 7 6 5 4 3 2 1 0
WOVF RSTE RSTS — — — — —
Initial value : 0 0 0 1 1 1 1 1
R/W : R/(W)
*
R/W R/W — — — — —
Note: * Only 0 can be written, for flag clearing.
RSTCSR is an 8-bit readable/writable
*
register that controls the generation of the internal reset
signal when TCNT overflows, and selects the type of internal reset signal.
RSTCSR is initialized to H'1F by a reset signal from the RES pin, but not by the WDT internal
reset signal caused by overflows.
Note: * RSTCSR is write-protected by a password to prevent accidental overwriting. For details
see section 15.2.5, Notes on Register Access.
Bit 7—Watchdog Overflow Flag (WOVF): Indicates that TCNT has overflowed (changed from
H'FF to H'00) during watchdog timer operation. This bit is not set in interval timer mode.
Bit 7
WOVF Description
0 [Clearing condition] (Initial value)
Cleared by reading RSTCSR when WOVF = 1, then writing 0 to WOVF
1 [Setting condition]
Set when TCNT overflows (changed from H'FF to H'00) during watchdog timer
operation
Bit 6—Reset Enable (RSTE): Specifies whether or not a reset signal is generated in the
H8S/2633 Group if TCNT overflows during watchdog timer operation.
Bit 6
RSTE Description
0 Reset signal is not generated if TCNT overflows
*
(Initial value)
1 Reset signal is generated if TCNT overflows
Note: * The modules within the H8S/2633 Group are not reset, but TCNT and TCSR within the
WDT are reset.