Datasheet

Section 14 Timer RD
Rev. 1.50 Sep. 18, 2007 Page 333 of 584
REJ09B0240-0150
Table 14.9 Pin Configuration in PWM3 Mode and GR Registers
Channel Pin Name Input/Output
Compare Match
Register Buffer Register
GRA_0 GRC_0 FTIOA0
GRA_1 GRC_1
GRB_0 GRD_0 FTIOB0
Output
GRB_1 GRD_1
FTIOC0
0
FTIOD0
FTIOA1
FTIOB1
FTIOC1
1
FTIOD1
I/O General I/O port General I/O port
FTIOA0
Compare match signal
FTIOB0
Output
control
TRDCNT_0
Comparator
GRA_0
Comparator
GRB_0
GRD_0
Comparator
Comparator
GRB_1
Compare match signal
Compare match signal
Compare match signal
Output
control
GRA_1
GRC_1
GRC_0
GRD_1
Figure 14.38 Block Diagram in PWM3 Mode