Datasheet
Section 6 Power-Down Modes
Rev. 3.00 Sep. 14, 2006 Page 92 of 408
REJ09B0105-0300
Table 6.2 Transition Mode after SLEEP Instruction Execution and Interrupt Handling
DTON SSBY SMSEL
Transition Mode after SLEEP
Instruction Execution
Transition Mode due to
Interrupt
0 0 Sleep mode Active mode
0 1 Subsleep mode Active mode
0
1 X Standby mode Active mode
1 X 0* Active mode (direct transition) —
[Legend]
X: Don’t care
Note: * When a state transition is performed while SMSEL is 1, timer V, SCI3, and the A/D
converter are reset, and all registers are set to their initial values. To use these
functions after entering active mode, reset the registers.
Table 6.3 Internal State in Each Operating Mode
Function Active Mode Sleep Mode Subsleep Mode Standby Mode
System clock oscillator Functioning Functioning Halted Halted
Instructions Functioning Halted Halted Halted CPU
operations
Registers Functioning Retained Retained Retained
RAM Functioning Retained Retained Retained
IO ports Functioning Retained Retained Register contents are
retained, but output is the
high-impedance state.
IRQ3, IRQ0 Functioning Functioning Functioning Functioning External
interrupts
WKP5 Functioning Functioning Functioning Functioning
Timer B1 Functioning Functioning Retained Retained
Timer V Functioning Functioning Reset Reset
Timer W Functioning Functioning Retained Retained
Watchdog
timer
Functioning Functioning Retained
(Functioning if the internal oscillator is selected
as a count clock.)
SCI3 Functioning Functioning Reset Reset
IIC2 Functioning Functioning Retained Retained
A/D converter Functioning Functioning Reset Reset
Peripheral
modules
LVD Functioning Functioning Functioning Functioning










