Datasheet

Table Of Contents
Section 4 Interrupt Controller
Rev. 2.00 Jul. 04, 2007 Page 64 of 692
REJ09B0309-0200
4.3.4 Interrupt Enable Register 2 (IENR2)
IENR2 enables the direct transition, A/D converter, timer G, timer F, timer C, and asynchronous
event counter interrupts.
Bit Bit Name
Initial
Value
R/W Description
7 IENDT 0 R/W Direct Transition Interrupt Request Enable
The direct transition interrupt request is enabled when
this bit is set to 1.
6 IENAD 0 R/W A/D Converter Interrupt Request Enable
The A/D converter interrupt request is enabled when
this bit is set to 1.
5 — 0 R/W Reserved
This bit can be read from or written to.
4 IENTG 0 R/W Timer G Interrupt Request Enable
The timer G interrupt request is enabled when this bit is
set to 1.
3 IENTFH 0 R/W Timer FH Interrupt Request Enable
The timer FH interrupt request is enabled when this bit
is set to 1.
2 IENTFL 0 R/W Timer FL Interrupt Request Enable
The timer FL interrupt request is enabled when this bit
is set to 1.
1 IENTC 0 R/W Timer C Interrupt Request Enable
The timer C interrupt request is enabled when this bit is
set to 1.
0 IENEC 0 R/W Asynchronous Event Counter Interrupt Request Enable
The asynchronous event counter interrupt request is
enabled when this bit is set to 1.