Datasheet

Table Of Contents
Section 5 Clock Pulse Generator
Rev. 2.00 Jul. 04, 2007 Page 87 of 692
REJ09B0309-0200
5.1.2 Oscillator Control Register (OSCCR)
OSCCR is used to control the built-in feedback resistor and includes the IRQAEC and OSC flags.
Bit Bit Name
Initial
Value
R/W Description
7 — 0 R/W Reserved
This bit can be read from or written to.
6 RFCUT 0 R/W Built-In Feedback Resistor Control
Selects whether to use the built-in feedback resistor of
the system clock oscillator when the external clock is
being input or the on-chip oscillator for the system clock
is selected.
When the external clock is being input or the on-chip
oscillator for the system clock is in use, set this bit and
then temporarily enter standby mode, watch mode, or
subactive mode. After any of these modes is entered,
the built-in feedback oscillator is used or not used
according to this specification.
0: Built-in feedback resistor is used with the system
clock oscillator
1: Built-in feedback resistor is not used with the system
clock oscillator
5 — 0 R/W Reserved
The write value should always be 0.
4 — 0 R/W Reserved
This bit can be read from or written to.
3 — 0 R/W Reserved
The write value should always be 0.
2 IRQAECF * R IRQAEC Flag
This bit indicates the level at which the IRQAEC pin is
to be set during resets.
0: IRQAEC pin set to GND during resets
1: IRQAEC pin set to Vcc during resets