Datasheet

Table Of Contents
Section 6 Power-Down Modes
Rev. 2.00 Jul. 04, 2007 Page 106 of 692
REJ09B0309-0200
Table 6.1 Operating Frequency and Wait Time
Bit Operating Frequency and Wait Time
STS3 STS2 STS1 STS0
Number of
Wait States
10 MHz 8 MHz 6 MHz 5 MHz 4.194 MHz 3 MHz 2 MHz
0 0 0 0 8,192 states 819.2 1,024.0 1,365.3 1,638.4 1,953.3 2,730.7 4,096.0
0 0 0 1 16,384 states 1,638.4 2,048.0 2,730.7 3,276.8 3,906.5 5,461.3 8,192.0
0 0 1 0 1,024 states 102.4 128.0 170.7 204.8 244.2 341.3 512.0
0 0 1 1 2,048 states 204.8 256.0 341.3 409.6 488.3 682.7 1,024.0
0 1 0 0 4,096 states 409.6 512.0 682.7 819.2 976.6 1,365.3 2,048.0
0 1 0 1 2 states
(external clock
input)
0.2 0.3 0.3 0.4 0.5 0.7 1.0
0 1 1 0 8 states 0.8 1.0 1.3 1.6 1.9 2.7 4.0
0 1 1 1 16 states 1.6 2.0 2.7 3.2 3.8 5.3 8.0
1 0 0 0 256 states 25.6 32.0 42.7 51.2 61.0 85.3 128.0
1 0 0 1 512 states 51.2 64.0 85.3 102.4 122.1 170.7 256.0
1 0 1 0 32,768 states 3,276.8 4,096.0 5,461.3 6,553.6 7,813.1 10,922.7 16,384.0
1 0 1 1 65,536 states 6,553.6 8,192.0 10,922.7 13,107.2 15,626.1 21,845.3 32,768.0
1 1 0 0 131,072 states 13,107.2 16,384.0 21,845.3 26,214.4 31,252.3 43,690.7 65,536.0
1 1 0 1 4 states 0.4 0.5 0.7 0.8 1.0 1.3 2.0
1 1 1 0 32 states 3.2 4.0 5.3 6.4 7.6 10.7 16.0
1 1 1 1 128 states 12.8 16.0 21.3 25.6 30.5 42.7 64.0
Note: Time unit is µs.
When an external clock is input, bits STS3 to STS0 should be set as external clock input
mode before mode transition is executed. When an external clock is not used, these bits
should not be set as external clock input mode.