Datasheet

Table Of Contents
Rev. 2.00 Jul. 04, 2007 Page xxviii of xl
Figure 14.14 Example of Synchronous Operation...................................................................... 297
Figure 14.15 Setting Procedure for Operation with Cascaded Operation................................... 298
Figure 14.16 Example of Operation with Cascaded Connection................................................ 299
Figure 14.17 Example of PWM Mode Setting Procedure .......................................................... 301
Figure 14.18 Example of PWM Mode Operation (1) ................................................................. 302
Figure 14.19 Example of PWM Mode Operation (2) ................................................................. 303
Figure 14.20 Example of PWM Mode Operation (3) ................................................................. 304
Figure 14.21 Count Timing in Internal Clock Operation............................................................ 306
Figure 14.22 Count Timing in External Clock Operation .......................................................... 306
Figure 14.23 Output Compare Output Timing ...........................................................................307
Figure 14.24 Input Capture Input Signal Timing........................................................................ 308
Figure 14.25 Counter Clear Timing (Compare Match) .............................................................. 308
Figure 14.26 Counter Clear Timing (Input Capture) .................................................................. 309
Figure 14.27 TGI Interrupt Timing (Compare Match) ............................................................... 309
Figure 14.28 TGI Interrupt Timing (Input Capture)................................................................... 310
Figure 14.29 TCIV Interrupt Setting Timing.............................................................................. 310
Figure 14.30 Timing for Status Flag Clearing by CPU .............................................................. 311
Figure 14.31 Contention between TCNT Write and Clear Operation ........................................ 312
Figure 14.32 Contention between TCNT Write and Increment Operation................................. 313
Figure 14.33 Contention between TGR Write and Compare Match........................................... 314
Figure 14.34 Contention between TGR Read and Input Capture ............................................... 315
Figure 14.35 Contention between TGR Write and Input Capture .............................................. 316
Figure 14.36 Contention between Overflow and Counter Clearing............................................ 317
Figure 14.37 Contention between TCNT Write and Overflow................................................... 318
Section 15 Asynchronous Event Counter (AEC)
Figure 15.1 Block Diagram of Asynchronous Event Counter .................................................... 320
Figure 15.2 Software Procedure when Using ECH and ECL as 16-Bit Event Counter.............. 328
Figure 15.3 Software Procedure when Using ECH and ECL as 8-Bit Event Counters .............. 329
Figure 15.4 Event Counter Operation Waveform....................................................................... 330
Figure 15.5 Example of Clock Control Operation...................................................................... 331
Section 16 Watchdog Timer
Figure 16.1 Block Diagram of Watchdog Timer ........................................................................ 336
Figure 16.2 Example of Watchdog Timer Operation ................................................................. 342
Figure 16.3 Interval Timer Mode Operation...............................................................................343
Figure 16.4 Timing of OVF Flag Setting ................................................................................... 343
Section 17 Serial Communications Interface 3 (SCI3, IrDA)
Figure 17.1 (1) Block Diagram of SCI3_1 ................................................................................. 348
Figure 17.1 (2) Block Diagram of SCI3_2 ................................................................................. 349
Figure 17.1 (3) Block Diagram of SCI3_3 ................................................................................. 350