Datasheet

Table Of Contents
Section 13 Timer G
Rev. 2.00 Jul. 04, 2007 Page 259 of 692
REJ09B0309-0200
13.3.5 Clock Halt Register 3 (CKSTPR3)
For details on placing timer G in and taking it out of module standby mode (this is controlled by
the TGCKSTP bit in CKSTPR3) see section 6.1.4, Clock Halt Registers 1 to 3 (CKSTPR1 to
CKSTPR3).
13.4 Noise Canceller
The noise canceller consists of a digital low-pass filter that eliminates high-frequency component
noise from the pulses input from the input capture input pin. The noise canceller is set by NCS* in
PMRF.
Figure 13.2 shows a block diagram of the noise canceller.
C
DQ
Latch
C
DQ
Latch
C
DQ
Latch
C
DQ
Latch
C
DQ
Latch
Match
detector
Noise
canceler
output
Sampling
clock
Input capture
input signal
Sampling clock
t
t: Set by CKS1 and CKS0
Figure 13.2 Noise Canceller Block Diagram