Datasheet

Table Of Contents
Section 14 16-Bit Timer Pulse Unit (TPU)
Rev. 2.00 Jul. 04, 2007 Page 311 of 692
REJ09B0309-0200
(4) Status Flag Clearing Timing
After a status flag is read as 1 by the CPU, it is cleared by writing 0 to it. Figure 14.30 shows the
timing for status flag clearing by the CPU.
Status flag
Write signal
Address
TSR address
Interrupt
request
signal
TSR write cycle
φ
T
1
T
2
Figure 14.30 Timing for Status Flag Clearing by CPU
14.8 Usage Notes
14.8.1 Module Standby Function Setting
TPU operation can be disabled or enabled using the clock stop register. The initial setting is for
the TPU to operate. Register access is enabled by clearing the module standby function. For
details, refer to section 6.4, Module Standby Function.
14.8.2 Input Clock Restrictions
The input clock pulse width must be at least 1.5 states in the case of single-edge detection, and at
least 2.5 states in the case of both-edge detection. The TPU will not operate properly at narrower
pulse widths.