Datasheet

Table Of Contents
Section 14 16-Bit Timer Pulse Unit (TPU)
Rev. 2.00 Jul. 04, 2007 Page 318 of 692
REJ09B0309-0200
14.8.10 Contention between TCNT Write and Overflow
If there is an up-count in the T2 state of a TCNT write cycle and overflow occurs, the TCNT write
takes priority and the TCFV flag in TSR is not set.
Figure 14.37 shows the operation timing when there is contention between TCNT write and
overflow.
Write signal
Address
φ
TCNT address
TCNT
TCNT write cycle
T
1
T
2
H'FFFF M
TCNT write data
TCFV flag
Figure 14.37 Contention between TCNT Write and Overflow
14.8.11 Multiplexing of I/O Pins
The TIOCA1 I/O pin is multiplexed with the TCLKA input pin, the TIOCB1 I/O pin with the
TCLKB input pin, and the TIOCA2 I/O pin with the TCLKC input pin. When an external clock is
input, compare match output should not be performed from a multiplexed pin.
14.8.12 Interrupts when Module Standby Function is Used
If the module standby function is used when an interrupt has been requested, it will not be possible
to clear the CPU interrupt source with the interrupt request enabled. Interrupts should therefore be
disabled before using the module standby function.
14.8.13 Output Conditions for 0% Duty and 100% Duty
When TGR is rewritten to change the duty in PWM mode, 0% duty or 100% duty is specified
depending on the TCT value when rewritten, the TGR value before rewritten, and the TGR value
after rewritten. For derails, refer to figure 14.20.