Datasheet

Table Of Contents
Section 17 Serial Communications Interface 3 (SCI3, IrDA)
Rev. 2.00 Jul. 04, 2007 Page 348 of 692
REJ09B0309-0200
Figures 17.1 (1), 17.1 (2), and 17.1 (3) show block diagrams of the SCI3_1, SCI3_2, and SCI3_3,
respectively.
Clock
SCK31
BRR3_1
TSR3_1
SPCR
IrCR
Transmit/receive
control circuit
Internal data bus
[Legend]
RSR3_1:
RDR3_1:
TSR3_1:
TDR3_1:
SMR3_1:
SCR3_1:
SSR3_1:
BRR3_1:
BRC3_1:
SPCR:
IrCR:
SEMR:
Receive shift register 3_1
Receive data register 3_1
Transmit shift register 3_1
Transmit data register 3_1
Serial mode register 3_1
Serial control register 3_1
Serial status register 3_1
Bit rate register 3_1
Bit rate counter 3_1
Serial port control register
IrDA control register
Serial extended mode register
Interrupt request
(TEI31, TXI31, RXI31, ERI31)
Internal clock (φ/64, φ/16, φ
w
/2, φ)
External clock
BRC3_1
Baud rate generator
TXD31
RXD31
SMR3_1
SCR3_1
SSR3_1
TDR3_1
RDR3_1
RSR3_1
SEMR
Figure 17.1 (1) Block Diagram of SCI3_1