Datasheet

Table Of Contents
Section 1 Overview
Rev. 2.00 Jul. 04, 2007 Page 3 of 692
REJ09B0309-0200
1.2 Internal Block Diagram
Subclock pulse generator
H8/300H CPU
System clock pulse generator
On-chip oscillator
for system clock
P10/AEVH
P11/AEVL
P12/TIOCA1/TCLKA
P13/TIOCB1/TCLKB
P14/TIOCA2/TCLKC
P15/TIOCB2
P16/SCK4
Vcc
AVcc
Vss
Vss/AVss
RES
TEST/ADTRG
NMI
P90/PWM1
P91/PWM2
P92/IRQ4/PWM3
P93/PWM4
PA0/COM1
PA1/COM2
PA2/COM3
PA3/COM4
X1
X2
OSC1
OSC2
P50/WKP0/SEG1
P51/WKP1/SEG2
P52/WKP2/SEG3
P53/WKP3/SEG4
P54/WKP4/SEG5
P55/WKP5/SEG6
P56/WKP6/SEG7
P57/WKP7/SEG8
P80/SEG25
P81/SEG26
P82/SEG27
P83/SEG28
P84/SEG29
P85/SEG30
P86/SEG31
P87/SEG32
PB0/AN0/IRQ0
PB1/AN1/IRQ1
PB2/AN2/IRQ3
PB3/AN3
PB4/AN4
PB5/AN5
PB6/AN6
PB7/AN7
PC0/SEG33
PC1/SEG34
PC2/SEG35
PC3/SEG36
PC4/SEG37
PC5/SEG38
PC6/SEG39
PC7/SEG40
P60/SEG9
P61/SEG10
P62/SEG11
P63/SEG12
P64/SEG13
P65/SEG14
P66/SEG15
P67/SEG16
P30/SCK32/TMOW/CLKOUT
P31/RXD32/SDA
P32/TXD32/SCL
P36/SI4
P37/SO4
P40/SCK31/TMIF
P41/RXD31/IrRXD/TMOFL
P42/TXD31/IrTXD/TMOFH
ROM
10-bit A/D converter
14-bit PWM1
14-bit PWM
3
Asynchronous
event counter
I
2
C bus interface
SCI3_1/IrDA
SCI3_2
Address break
: Large current port (15 mA)
RAM
Timer pulse unit
Watchdog timer
Power-on reset circuit
14-bit PWM
4
14-bit PWM
2
Realtime Clock
Timer G
Timer F
Timer C
LCD controller/
driver
SCI3_3
SCI4*
1
IRQAEC
P70/SEG17
P71/SEG18
P72/SEG19
P73/SEG20
P74/SEG21
P75/SEG22
P76/SEG23
P77/SEG24
PF0/TMIG
PF1(/SCK31/IRQ4)
PF2(/RXD31/IrRXD)
PF3(/TXD31/IrTXD)
V1
V2
V3
C1
C2
PE0/SCK33(/IRQ3)
PE1/RXD33
PE2/TXD33
PE3(/SCK32/IRQ1)
PE4(/RXD32)
PE5(/TXD32)
PE6/UD
PE7/TMIC(/IRQ0)
*
2
*
1
*
2
*
1
*
2
*
1
*
2
Notes: 1. The SCI4 pins, such as SCK4, SI4, and SO4, are supported only by the F-ZTAT version.
2. The SCK4, SI4, SO4, and NMI pins are not available when the E8 or on-chip
emulator debugger is used. These pins are not available as ports.
Port 1
Port 3
LCD power
supply
Port 4Port 5Port 7 Port 6
Port F
Port E
Port B
Port A
Port 9
Port C
Port 8
Figure 1.1 Internal Block Diagram of H8/38099 Group