Datasheet

Table Of Contents
Section 24 Address Break
Rev. 2.00 Jul. 04, 2007 Page 524 of 692
REJ09B0309-0200
MOV
instruc-
tion 1
prefetch
Register setting
• ABRKCR2 = H'A0
• BAR2 = H'00025A
Program
000258
00025A
00025C
000260
000262
:
*
NOP
NOP
MOV.W @H'00025A,R0
NOP
NOP
:
00025C
Address
bus
φ
Interrupt
request
00025E 000260 00025A 000262 000264 SP-2
MOV
instruc-
tion 2
prefetch
NOP
instruc-
tion
prefetch
MOV
instruc-
tion
execution
Next
instru-
ction
prefetch
Internal
processing
Stack
save
NOP
instruc-
tion
prefetch
Interrupt acceptance
Underline indicates the address
to be stacked.
When the address break is specified in the data read cycle
* The address break condition is set
Figure 24.2 Address Break Interrupt Operation Example (2)
24.3 Operating States of Address Break
The operating states of the address break are shown in table 24.2.
Table 24.2 Operating States of Address Break
Operating
Mode
Reset
Active
Sleep
Watch
Sub-active Sub-sleep
Standby
Module
Standby
ABRKCR2 Reset Functioning Retained Retained Functioning Retained Retained Retained
ABRKSR2 Reset Functioning Retained Retained Functioning Retained Retained Retained
BAR2E Reset Functioning Retained Retained Functioning Retained Retained Retained
BAR2H Reset Functioning Retained Retained Functioning Retained Retained Retained
BAR2L Reset Functioning Retained Retained Functioning Retained Retained Retained
BDR2H Retained* Functioning Retained Retained Functioning Retained Retained Retained
BDR2L Retained* Functioning Retained Retained Functioning Retained Retained Retained
Note: * Undefined at a power-on reset