Datasheet

Table Of Contents
Section 25 List of Registers
Rev. 2.00 Jul. 04, 2007 Page 526 of 692
REJ09B0309-0200
25.1 Register Addresses (Address Order)
The data bus width indicates the number of bits by which the register is accessed.
The number of access states indicates the number of states based on the specified reference clock.
Register Name
Abbre-
viation
Bit
No. Address*
1
Module Name
Data
Bus
Width
Access
State
Serial control register 4 SCR4 8 H'F00C SCI4 8 2
Serial control/status register 4 SCSR4 8 H'F00D SCI4 8 2
Transmit data register 4 TDR4 8 H'F00E SCI4 8 2
Receive data register 4 RDR4 8 H'F00F SCI4 8 2
Flash memory control register 1 FLMCR1 8 H'F020 ROM 8 2
Flash memory control register 2 FLMCR2 8 H'F021 ROM 8 2
Flash memory power control
register
FLPWCR 8 H'F022 ROM 8 2
Erase block register 1 EBR1 8 H'F023 ROM 8 2
Flash memory enable register FENR 8 H'F02B ROM 8 2
Erase block register 2 EBR2 8 H'F02C ROM 8 2
System control register 3 SYSCR3 8 H'F02F SYSTEM 8 2
Timer start register TSTR 8 H'F030 TPU 8 2
Timer synchro register TSYR 8 H'F031 TPU 8 2
Port data register E PDRE 8 H'F033 I/O ports 8 2
Port data register F PDRF 8 H'F034 I/O ports 8 2
Port control register E PCRE 8 H'F037 I/O ports 8 2
Port control register F PCRF 8 H'F038 I/O ports 8 2
Port mode register E PMRE 8 H'F03B I/O ports 8 2
Port mode register F PMRF 8 H'F03C I/O ports 8 2
Timer control register_1 TCR_1 8 H'F040 TPU_1 8 2
Timer mode register_1 TMDR_1 8 H'F041 TPU_1 8 2
Timer I/O control register_1 TIOR_1 8 H'F042 TPU_1 8 2
Timer interrupt enable
register_1
TIER_1 8 H'F044 TPU_1 8 2
Timer status register_1 TSR_1 8 H'F045 TPU_1 8 2