Datasheet

Table Of Contents
Rev. 2.00 Jul. 04, 2007 Page 669 of 692
REJ09B0309-0200
Item Page Revisions (See Manual for Details)
Added
CKSTPR1
Bit Bit Name Description
1 FROMCK
STP*
1
*
3
Flash Memory Module Standby
Flash memory enters standby mode when this
bit is cleared to 0. When the addresses
H'000000 to H'0000FF of the flash memory
space is accessed while this bit is set to 0, the
RAM emulation function is enabled and the
addresses H'FFFC00 to H'FFFCFF of the
RAM space can be accessed. For details, see
section 7.4, Using RAM to Emulate Flash
Memory.
The RAM emulation function is supported only
by the F-ZTAT version.
107
6.1.4 Clock Halt Registers 1 to 3
(CKSTPR1 to CKSTPR3)
109 Deleted
Notes:
:
4. This bit is valid when the WDON bit in TCSRW is 0. If this bit is
cleared to 0 while the WDON bit is set to 1 (while the
watchdog timer is operating), this bit is cleared to 0. However,
the watchdog timer does not enter module standby mode and
continues operating. When the watchdog timer stops
operating and the WDON bit is cleared to 0 by software, this
bit is valid and the watchdog timer enters module standby
mode.