Datasheet

Table Of Contents
Rev. 2.00 Jul. 04, 2007 Page 671 of 692
REJ09B0309-0200
Item Page Revisions (See Manual for Details)
6.2.2 Standby Mode 116 Modified
or the requested interrupt is disabled by the interrupt enable
bit.
When a reset source is generated in standby mode, the system
clock oscillator and the on-chip oscillator for the system clock
start. The RES pin must be kept low until the system clock
oscillator output stabilizes and the t
REL
period has elapsed. The
CPU starts reset exception handling when the RES pin is driven
high.
6.2.3 Watch Mode 117 Modified
or the requested interrupt is disabled by the interrupt enable
register.
When a reset source is generated in watch mode, the system
clock oscillator starts. The RES pin must be kept low until the
system clock oscillator output stabilizes and the t
REL
period has
elapsed. The CPU starts reset exception handling when the RES
pin is driven high.
6.2.4 Subsleep Mode 117 Modified
or the requested interrupt is disabled by the interrupt enable
register.
When a reset source is generated in subsleep mode, the system
clock oscillator starts. The RES pin must be kept low until the
system clock oscillator output stabilizes and the t
REL
period has
elapsed. The CPU starts reset exception handling when the RES
pin is driven high.
6.2.5 Subactive Mode 118 Modified
on the combination of bits SSBY, LSON, and TMA3 in
SYSCR1 and bits MSON and DTON in SYSCR2. Subactive
mode is not cleared if the I bit in CCR is set to 1 or the requested
interrupt is disabled by the interrupt enable register.
When a reset source is generated in subactive mode, the system
clock oscillator starts. The RES pin must be kept low until the
system clock oscillator output stabilizes and the t
REL
period has
elapsed. The CPU starts reset exception handling when the RES
pin is driven high.
The operating frequency of subactive mode is selected from φ
W
/
2,
φ
W
/4, and φ
W
/8 by the SA1 and SA0 bits in SYSCR2. After the
SLEEP instruction is executed, the operating frequency changes
to the frequency which is set before the execution.