Datasheet

Table Of Contents
Rev. 2.00 Jul. 04, 2007 Page 674 of 692
REJ09B0309-0200
Item Page Revisions (See Manual for Details)
6.3.5 Direct Transition from
Subactive Mode to Active (High-
Speed) Mode
121 Added and modified
When a SLEEP instruction is executed in subactive mode while
the SSBY and TMA3 bits in SYSCR1 are set to 1, the LSON bit
in SYSCR1 is cleared to 0, the MSON bit in SYSCR2 is cleared
to 0, and the DTON bit in SYSCR2 is set to 1, a transition is
made directly to active (high-speed) mode via watch mode after
the waiting time set in bits STS2 to STS0 in SYSCR1 has
elapsed.
The time from the start of SLEEP instruction execution to the end
of interrupt exception handling (the direct transition time) is
calculated by equation (5).
:
Direct transition time = {(Number of SLEEP instruction execution
states) + (Number of internal processing states)} × (tsubcyc
before transition) + (Wait time set in bits STS2 to STS0) +
(Number of interrupt exception handling execution states) × (tcyc
after transition)………………………………………..(5)
Example: When φw/8 is selected as the CPU operating clock
after the transition and wait time = 8192 states
Direct transition time = (2 + 1) × 8tw + (8192 + 14) ×1tosc =
24tw + 8206tosc
For the legend of symbols used above, refer to section 26,
Electrical Characteristics.