Datasheet

Table Of Contents
Rev. 2.00 Jul. 04, 2007 Page 685 of 692
REJ09B0309-0200
Item Page Revisions (See Manual for Details)
Section 20 A/D Converter
20.3.1 A/D Result Register
(ADRR)
444 Modified
ADRR is a 16-bit read-only register that stores the results of A/D
conversion. The data is stored in the upper 10 bits of ADRR.
ADRR can be read by the CPU at any time,
20.7.3 Usage Notes 454 Deleted
:
3. When A/D conversion is started after clearing module standby
mode, wait for 10φ clock cycles before starting A/D
conversion.
4. Even when the resistor ladder is made operational by setting
the LADS bit in ADSR, wait for 10φ clocks before starting A/D
conversion.
Modified
Bit Bit Name Description
7
6
5
DTS1
DTS0
CMX
Duty Cycle Select 1 and 0
Common Function Select
The combination of DTS1 and DTS0 selects
static, 1/2, 1/3, or 1/4 duty. CMX specifies
whether or not the same waveform is to be
output from multiple pins to increase the
common drive power when not all common
pins are used due to the selected duty.
For details, see table 21.2.
Section 21
21.3.1 LCD Port Control
Register (LPCR)
458
21.3.4 LCD Trimming Register
(LTRMR)
463 Modified
LTRMR adjusts the 3-V constant-voltage used for LCD drive
power supply and the output voltage of 3-V constant-voltage
power supply circuit.