Datasheet

Table Of Contents
Section 3 Exception Handling
Rev. 2.00 Jul. 04, 2007 Page 48 of 692
REJ09B0309-0200
3.1 Exception Sources and Vector Address
Table 3.1 shows the vector addresses and priority of each exception handling. When more than
one interrupt is requested, handling is performed from the interrupt with the highest priority.
Table 3.1 Exception Sources and Vector Address
Source Origin
Exception Sources
Vector
Number
Vector Address
Priority
RES pin/Watchdog
timer
Reset 0 H'000000 to H'000003 High
Reserved for system use 1, 2 H'000004 to H'00000B
External interrupt NMI 3 H'00000C to H'00000F
Reserved for system use 4 H'000010 to H'000013
Address break Break conditions satisfied 5 H'000014 to H'000017
External interrupts IRQ0 6 H'000018 to H'00001B
IRQ1 7 H'00001C to H'00001F
IRQAEC 8 H'000020 to H'000023
IRQ3 9 H'000024 to H'000027
IRQ4 10 H'000028 to H'00002B
WKP0 11 H'00002C to H'00002F
WKP1 12 H'000030 to H'000033
WKP2 13 H'000034 to H'000037
WKP3 14 H'000038 to H'00003B
WKP4 15 H'00003C to H'00003F
WKP5 16 H'000040 to H'000043
WKP6 17 H'000044 to H'000047
WKP7 18 H'000048 to H'00004B
Internal interrupts* 19 to 55 H'00004C to H'0000DF Low
Note: * For details on the vector table of internal interrupts, see section 4.5, Interrupt Exception
Handling Vector Table.