Datasheet
Section 6 Bus Controller (BSC)
Rev. 2.00 Sep. 28, 2009 Page 141 of 870
REJ09B0429-0200
Read Cycle
Address Data Data
Write Cycle
T
1
T
2
T
3
T
AW
T
5
T
DSW
T
4
T
1
T
2
T
3
T
AW
T
5
T
DSW
T
4
Address
CS256
IOS
AH
RD
HWR
LWR
AD7 to AD0
AD15 to AD8
φ
Address Address
Address Address
Data Data
Figure 6.26 Bus Timing for 16-Bit, 3-State Access Space (2) (Odd Byte Access)
Read Cycle
Address Data Data
Write Cycle
T
1
T
2
T
3
T
AW
T
5
T
DSW
T
4
T
1
T
2
T
3
T
AW
T
5
T
DSW
T
4
Address
CS256
IOS
AH
RD
HWR
LWR
AD7 to AD0
Data
Data
AD15 to AD8
φ
Address Address
Address Address
Data
Data
Figure 6.27 Bus Timing for 16-Bit, 3-State Access Space (3) (Word Access)










