Datasheet
Section 17 I
2
C Bus Interface (IIC)
Rev. 2.00 Sep. 28, 2009 Page 449 of 870
REJ09B0429-0200
Section 17 I
2
C Bus Interface (IIC)
This LSI has six-channels of I
2
C bus interface (IIC). The I
2
C bus interface conforms to and
provides a subset of the Philips I
2
C bus (inter-IC bus) interface functions. However, the register
configuration that controls the I
2
C bus differs partly from the Philips configuration.
17.1 Features
• Selection of addressing format or non-addressing format
⎯ I
2
C bus format: addressing format with acknowledge bit, for master/slave operation
⎯ Clocked synchronous serial format: non-addressing format without acknowledge bit, for
master operation only
• Conforms to Philips I
2
C bus interface (I
2
C bus format)
• Two ways of setting slave address (I
2
C bus format)
• Start and stop conditions generated automatically in master mode (I
2
C bus format)
• Selection of acknowledge output levels when receiving (I
2
C bus format)
• Automatic loading of acknowledge bit when transmitting (I
2
C bus format)
• Wait function in master mode (I
2
C bus format)
⎯ A wait can be inserted by driving the SCL pin low after data transfer, excluding
acknowledgement.
⎯ The wait can be cleared by clearing the interrupt flag.
• Wait function (I
2
C bus format)
⎯ A wait request can be generated by driving the SCL pin low after data transfer.
⎯ The wait request is cleared when the next transfer becomes possible.
• Interrupt sources
⎯ Data transfer end (including when a transition to transmit mode with I
2
C bus format occurs,
when ICDR data is transferred, or during a wait state)
⎯ Address match: when any slave address matches or the general call address is received in
slave receive mode with I
2
C bus format (including address reception after loss of master
arbitration)
⎯ Arbitration loss
⎯ Start condition detection (in master mode)
⎯ Stop condition detection (in slave mode)
• Selection of 32 internal clocks (in master mode)
• Direct bus drive










