Datasheet

Section 26 Electrical Characteristics
Rev. 2.00 Sep. 28, 2009 Page 839 of 870
REJ09B0429-0200
φ
AH
RD
(Read)
T
1
T
2
AD15 to AD0
(Read)
D15 to D0
D15 to D0
A15 to A0
A15 to A0
HWR, LWR
(Write)
AD15 to AD0
(Write)
T
3
T
4
t
CSD
t
AHD
t
RSD1
t
ACC2
t
ACC6
t
AS2
t
AD
t
AD
t
AH2
t
WRD2
t
WDD
t
WDH
t
RSD2
t
WRD2
t
WSW1
t
RDS
t
RDH
IOS, CS256
Figure 26.20 Multiplex Bus Timing/Data 2-State Access