Datasheet
Section 8 I/O Ports
Rev. 2.00 Aug. 20, 2008 Page 336 of 1198
REJ09B0403-0200
PBn input
1 expected
PBnDR
0 expected
PBnDR
(n = 3 to 0)
Figure 8.12 Noise Canceler Operation
(7) Pin Functions
• PB7/EVENT15/RM_RX-ER, PB6/EVENT14/RM_CRS-DV, PB5/EVENT13/RM_REF-CLK
PB4/EVENT12/RM_TX-EN
The pin function is switched as shown below according to the PBnDDR bit. When using this
pin as the EVENT input pin, clear the PBnDDR bit to 0. These pins can be used as EtherC I/O
pins when the EtherC is enabled.
EtherC,
E-DMAC
Either of them is stopped Both of them are
stopped
PBnDDR 0 1 X
Event
counter
Disabled Enabled X X
Pin
function
PBn input pin EVENTm input
pin
PBn output pin RM_xxxx
EtherC I/O pin
[Legend] n = 7 to 4, m = 15 to 8, X: Don't care.
Note: * See section 7.3, DTC Event Counter, for the event counter settings.










