Datasheet

23 of 39
DDR3 SDRAM
Rev. 1.03 July 2009
Unbuffered DIMM
14.0 IDD Specification Definition
Symbol Description
IDD0
Operating One Bank Active-Precharge Current
CKE: High; External clock: On; tCK, nRC, nRAS, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: High between ACT and PRE; Command, Address, Bank Address
Inputs: partially toggling according to Table 32 ; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,...
(see Table32); Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0; Pattern Details: see Table 32
IDD1
Operating One Bank Active-Read-Precharge Current
CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: High between ACT, RD and PRE; Command, Address,
Bank Address Inputs, Data IO: partially toggling according to Table 33 ; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,...
(see Table33); Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0; Pattern Details: see Table 33
IDD2N
Precharge Standby Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: partially toggling
according to Table 34 ; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT
Signal: stable at 0; Pattern Details: see Table 34
DD2NT
Precharge Standby ODT Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: partially toggling
according to Table 35 ; Data IO: MID-LEVEL;DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT
Signal: toggling according to Table 35 ; Pattern Details: see Table 35
DDQ2NT
(optional)
Precharge Standby ODT IDDQ Current
Same definition like for IDD2NT, however measuring IDDQ current instead of IDD current
IDD2P0
Precharge Power-Down Current Slow Exit
CKE: Low; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO:
MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0; Pecharge
Power Down Mode: Slow Exi
c)
IDD2P1
Precharge Power-Down Current Fast Exit
CKE: Low; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO:
MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0; Pecharge
Power Down Mode: Fast Exit
c)
IDD2Q
Precharge Quiet Standby Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO:
MID-LEVEL; DM:stable at 0;Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0
IDD3N
Active Standby Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: partially toggling
according to Table 34 ; Data IO: MID-LEVEL; DM:stable at 0;Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Sig-
nal: stable at 0; Pattern Details: see Table 34
IDD3P
Active Power-Down Current
CKE: Low; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO:
MID-LEVEL;DM:stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: stable at 0
IDD4R
Operating Burst Read Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: High between RD; Command, Address, Bank Address Inputs: partially toggling
according to Table 36 ; Data IO: seamless read data burst with different data between one burst and the next one according to Table 36 ; DM:stable at 0; Bank
Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,... (see Table 7 on page 10); Output Buffer and RTT: Enabled in Mode Regis-
ters
b)
; ODT Signal: stable at 0; Pattern Details: see Table 36
IDDQ4R
(optional)
Operating Burst Read IDDQ Current
Same definition like for IDD4R, however measuring IDDQ current instead of IDD current
IDD4W
Operating Burst Write Current
CKE: High; External clock: On; tCK, CL: see Table 30 ; BL: 8
a)
; AL: 0; CS: High between WR; Command, Address, Bank Address Inputs: partially tog-
gling according to Table 37 ; Data IO: seamless write data burst with different data between one burst and the next one according to Table 37; DM: stable at 0;
Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2,... (see Table 37); Output Buffer and RTT: Enabled in Mode Registers
b)
;
ODT Signal: stable at HIGH
; Pattern Details: see Table 37
IDD5B
Burst Refresh Current
CKE: High; External clock: On; tCK, CL, nRFC: see Table 30 ; BL: 8
a)
; AL: 0; CS: High between REF; Command, Address, Bank Address Inputs: partially
toggling according to Table 38 ; Data IO: MID-LEVEL;DM:stable at 0; Bank Activity: REF command every nRFC (see Table 38); Output Buffer and RTT:
Enabled in Mode Registers
b)
; ODT Signal: stable at 0; Pattern Details: see Table 38
IDD6
Self Refresh Current: Normal Temperature Range
TCASE: 0 - 85°C; Auto Self-Refresh (ASR): Disabled
d)
; Self-Refresh Temperature Range (SRT): Normal
e)
; CKE: Low; External clock: Off; CK and CK:
LOW; CL: see Table 30 ; BL: 8
a)
; AL: 0; CS, Command, Address, Bank Address, Data IO: MID-LEVEL;DM:stable at 0; Bank Activity: Self-Refresh operation;
Output Buffer and RTT: Enabled in Mode Registers
b)
; ODT Signal: MID-LEVEL