Datasheet

Sensors
NXP Semiconductors 5
MMA8452Q
The device power is supplied through VDD line. Power supply decoupling capacitors (100 nF ceramic plus 4.7 µF bulk, or a single
4.7 µF ceramic) should be placed as near as possible to the pins 1 and 14 of the device.
The control signals SCL, SDA, and SA0 are not tolerant of voltages more than VDDIO + 0.3 V. If VDDIO is removed, the control
signals SCL, SDA, and SA0 will clamp any logic signals with their internal ESD protection diodes.
The functions, the threshold and the timing of the two interrupt pins (INT1 and INT2) are user programmable through the I
2
C
interface. The SDA and SCL I
2
C connections are open drain and therefore require a pullup resistor as shown in the application
diagram in Figure 4.
Table 1. Pin descriptions
Pin # Pin name Description
1 VDDIO Internal power supply (1.62 V to 3.6 V)
2 BYP Bypass capacitor (0.1 μF)
3 DNC Do not connect to anything, leave pin isolated and floating.
4SCL
I
2
C serial clock, open drain
5 GND Connect to ground
6SDA
I
2
C serial data
7SA0
I
2
C least significant bit of the device I
2
C address, I
2
C 7-bit address = 0x1C (SA0 = 0), 0x1D (SA0 = 1).
8 NC Internally not connected
9 INT2 Inertial interrupt 2, output pin
10 GND Connect to ground
11 INT1 Inertial interrupt 1, output pin
12 GND Connect to ground
13 NC Internally not connected
14 VDD Power supply (1.95 V to 3.6 V)
15 NC Internally not connected
16 NC Internally not connected (can be GND or VDD)