Data Sheet

221
Atmel | SMART SAM D21 [DATASHEET]
Atmel-42181G–SAM-D21_Datasheet–09/2015
17.8.2 Configuration
Name: CONFIG
Offset: 0x1
Reset: 0xXX
Property: Enable-Protected, Write-Protected, Write-Synchronized
z Bits 7:4 – WINDOW[3:0]: Window Mode Time-Out Period
In window mode, these bits determine the watchdog closed window period as a number of oscillator cycles. The
closed window periods are defined in Table 17-4.
These bits are loaded from NVM User Row at startup. Refer to “NVM User Row Mapping” on page 30 for more
details.
Table 17-4. Window Mode Time-Out Period
z Bits 3:0 – PER[3:0]: Time-Out Period
These bits determine the watchdog time-out period as a number of GCLK_WDT clock cycles. In window mode
operation, these bits define the open window period. The different typical time-out periods are found in Table 17-5.
These bits are loaded from NVM User Row at startup. Refer to “NVM User Row Mapping” on page 30 for more
details.
Bit 76543210
WINDOW[3:0] PER[3:0]
AccessR/WR/WR/WR/WR/WR/WR/WR/W
ResetXXXXXXXX
WINDOW[3:0] Description
0x0 8 clock cycles
0x1 16 clock cycles
0x2 32 clock cycles
0x3 64 clock cycles
0x4 128 clock cycles
0x5 256 clock cycles
0x6 512 clock cycles
0x7 1024 clock cycles
0x8 2048 clock cycles
0x9 4096 clock cycles
0xA 8192 clock cycles
0xB 16384 clock cycles
0xC-0xF Reserved