DataSheet_SB16C1053APCI_v106

SB16C1053APCI
PCI Target Controller with 2 Serial, 1 Parallel and MIO Bus
PCI to 2S+1P with MIO Bus Bridge
JULY 2013 REV 1.06
27
8.1.5 Revision
This register shows device revision. Manufacturer can assign it freely. It is also related
to software device driver installation.
8.1.6 Class Code
This register contains descriptions on functions the device implements. It is divided as
Base Class, Sub Class and Programming Interface in bytes. It must be set to the values
provided by PCI Bus Specification.
When SB16C1053APCI works as a serial card on 1S, 2S, 2S1P, 4S and 6S mode, it
gets 07_00_02h since it is a serial communication card adaptor. But when
SB16C1053APCI works as a parallel card on 1P mode, it gets 07_01_03h since it is a
parallel communication card adaptor.
Base Class Code is 07h(communication controller), Sub Class Code is 00h(serial
controller) and Programming Interface is 02h(16C550 compatible).
Base Class Code is 07h(communication controller), Sub Class Code is 01h(parallel
controller) and Programming Interface is 03h(IEEE 1284 controller).
8.1.7 Cache Line Size
This register assigns size of system’s Cache Line. It is implemented as [RW] for
compatibility with existing PCI. It is not supported and hardwired to 0000_0000b.
8.1.8 Latency Timer
This register assigns latency clock related to bus master which does burst access. It is
not supported and hardwired to 0000_0000b.
8.1.9 Header Type
Configuration Space Header type and [ RO]
Bit[7] : Shows whether device is Multi Function or Single Function. This product has
default value 0b since it only supports Single Function.
Bit[6:0] : Assign header type after 10h. 00h is target device, 01h is PCI-to-PCI Bridge
and 02h is CardBus bridge. This product has default value 00 since it is a target device.
8.1.10 BIST(Built-In Self Test)
Table 85: BIST
Bit
Type
Description
7
RO
BIST Capable: Hardwired to 0b.
6
RO
Start BIST: Hardwired to 0b.
5:4
RO
Reserved: Hardwired to 00b.
3:0
RO
Completion Code: Hardwired to 0000b.