Datasheet

DescriptionResetTypeNameBit/Field
Trigger Sense
The TSEN field specifies the sense of the comparator output that
generates an ADC event. The sense conditioning is as follows:
FunctionValue
Level sense, see TSLVAL0x0
Falling edge0x1
Rising edge0x2
Either edge0x3
0x0R/WTSEN6:5
Interrupt Sense Level Value
The ISLVAL bit specifies the sense value of the input that generates
an interrupt if in Level Sense mode. If 0, an interrupt is generated if the
comparator output is Low. Otherwise, an interrupt is generated if the
comparator output is High.
0R/WISLVAL4
Interrupt Sense
The ISEN field specifies the sense of the comparator output that
generates an interrupt. The sense conditioning is as follows:
FunctionValue
Level sense, see ISLVAL0x0
Falling edge0x1
Rising edge0x2
Either edge0x3
0x0R/WISEN3:2
Comparator Output Invert
The CINV bit conditionally inverts the output of the comparator. If 0, the
output of the comparator is unchanged. If 1, the output of the comparator
is inverted prior to being processed by hardware.
0R/WCINV1
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0ROreserved0
June 18, 2012658
Texas Instruments-Production Data
Analog Comparator
NRND: Not recommended for new designs.