User Manual

LARA-R2 series - System Integration Manual
UBX-16010573 - R02 Objective Specification Design-in
Page 107 of 148
2.6.3 HSIC interface
2.6.3.1 Guidelines for HSIC circuit design
The HSIC interface is not supported by “02” modules product versions except for diagnostic purpose.
LARA-R2 series modules include a USB High-Speed Inter-Chip compliant interface with maximum 480 Mb/s data
rate according to the High-Speed Inter-Chip USB Electrical Specification Version 1.0 [10] and USB Specification
Revision 2.0 [9]. The module itself acts as a device and can be connected to any compatible host.
The HSIC interface consists of a bi-directional DDR data line (HSIC_DATA) for transmitting and receiving data
synchronously with the bi-directional strobe line (HSIC_STRB), intended to be directly connected to the Data and
Strobe pins of the compatible USB High-Speed Inter-Chip host mounted on the same PCB of the LARA-R2 series
module, without using connectors / cables, as described in Figure 59.
The modules include also the HOST_SELECT pin to select the module / host application processor configuration:
the pin is available to select, enable, connect, disconnect and subsequently re-connect the HSIC interface.
LARA-R2 series
DATA
STROBE
GND
99
HSIC_DATA
100
HSIC_STRB
GND
USB HSIC
HOST PROCESSOR
Figure 59: HSIC interface application circuit
Further guidelines for HSIC interface circuit design will be described in detail in a successive release of the
System Integration Manual.
ESD sensitivity rating of HSIC interface pins is 1 kV (HBM as per JESD22-A114). Higher protection level
could be required if the lines are externally accessible and it can be achieved by mounting an ESD
protection (e.g. EPCOS CA05P4S14THSG varistor array) close to accessible points
If the HSIC interface pins are not used, they can be left unconnected on the application board, but it is
recommended providing accessible test points directly connected to HSIC_DATA and HSIC_STRB pins.