User manual

Chapter 5 Register Descriptions
VXI-MXI-2 User Manual 5-12 © National Instruments Corporation
Extender Logical Address Window Register (VWR0)
VXIbus Configuration Offset: A (hex)
Attributes: Read/Write 16, 8-bit accessible
15 14 13 12 11 10 9 8
0 LAEN LADIR 1 1 LASIZE[2] LASIZE[1] LASIZE[0]
76 54 321 0
LABASE[7] LABASE[6] LABASE[5] LABASE[4] LABASE[3] LABASE[2] LABASE[1] LABASE[0]
You can use this register to control the mapping of VXIbus configuration space between
the VXIbus and the MXIbus. When programming this register, you do not need to
consider the VXIbus configuration space that the VXI-MXI-2 itself requires. This is
because the Logical Address Decoder has a higher priority than VWR0 and the
VXI-MXI-2 will respond to its configuration accesses from both the VXIbus and the
MXIbus. This register conforms to the VXIbus Mainframe Extender specification.
This register takes on a different form when the CMODE bit in the VXI-MXI-2 Control
Register (VMCR) is set. This different form does not comply with the VXIbus
Mainframe Extender specification and the CMODE bit should not be set when using a
VXIbus multiframe Resource Manager. For more information on the CMODE bit, refer
to the VMCR register description.
To accommodate 8-bit masters that write to this register, the window is not enabled until
the lower byte of the register is written. Therefore, 8-bit masters should write the upper
byte first, followed by the lower byte.
Bit Mnemonic Description
15 0 Reserved
This bit is reserved and returns 0 when read. This
bit can be written with any value.
14 LAEN Extender Logical Address Window Enable
Writing a 1 to this bit enables mapping of
VXIbus configuration space through the
Extender Logical Address Window. When this
bit is cleared, no VXIbus configuration accesses
are mapped between the VXIbus and the
MXIbus. This bit is cleared by a hard reset and is
not affected by a soft reset.