User's Manual

YMF724F
September 21, 1998
-45-
4-3. PCI Interface (Fig.3, 4)
Item Symbol Condition Min. Typ. Max. Unit
PCICLK Cycle Time t
PCYC
30 - - ns
PCICLK High Time t
PHIGH
11 - - ns
PCICLK Low Time t
PLOW
11 - - ns
PCICLK Slew Rate - 1 - 4 V/ns
t
PVAL
(Bused signal) 2 - 11 ns
PCICLK to Signal Valid Delay
t
PVAL
(
PTP
)
(Point to Point) 2 - 12 ns
Float to Active Delay t
PON
2--ns
Active to Float Delay t
POFF
--28ns
t
PSU
(Bused signal) 7 - - ns
*10 (Point to Point) 10 nsInput Setup Time to PCICLK
t
PSU
(
PTP
)
*11 (Point to Point) 12 - - ns
Input Hold Time for PCICLK t
PH
0--ns
Note : Top = 0-70°C, PVDD=5.0
±
0.25 V, VDD5=5.0
±
0.25 V, VDD3=3.3
±
0.3 V, LVDD=3.3
±
0.3 V, C
L
=50 pF
*10: This characteristic is applicable to REQ# and PCREQ# signal.
*11: This characteristic is applicable to GNT# and PCGNT# signal.
t
PCICLK
PCYC
t
PHIGH
0.8 V
1.5 V
2.0 V
t
PLOW
Fig.3: PCI Clock timing
PCICLK
OUTPUT
INPUT
Tri-State
OUTPUT
1.5 V
1.5 V
1.5 V
t
PVAL
t
PON
t
POFF
t
PSU
t
PH
Fig.4: PCI Bus Signals timing